ADSP-BF50x Blackfin Processor Hardware Reference
24-55
System Reset and Booting
16-bit DMA X Count limits the maximum width of a pulse to 0xFFFF
words.
After completion of the DMA transfer, the
PWM_OUT
out mode is termi-
nated and cleared in the required manner. This mode of operation does
impose some restrictions on the amount of time that the PPI host device
can hold off a transfer. If a DMA transfer consists of 0xFFFF words, the
timer period will be reached 0xFFFF0000
PPI_CLK
cycles after the deasser-
tion of the
PPI_FS2
/TMR1 signal. This will result in the generation of an
identical
PPI_FS2
/TMR1 pulse if the DMA transfer has not completed
and the
PWM_OUT
timer has not been disabled.
In the unlikely event that a user requires a transfer to be held off for this
significant amount of time, the PPI host must be able to ignore any fur-
ther
PPI_FS2
/TMR1 assertions until the currently pending transaction
that was delayed has completed. If the master is not capable of ignoring
further
PPI_FS2
/TMR1 assertions, the master must ensure that the DMA
completes allowing for the
PWM_OUT
timer to be disabled prior to the com-
pletion of the timer pulse period of 0xFFFFFFFF
PPI_CLK
cycles.
After PPI boot completion the PPI interface is disabled and the
PPI_CONTROL
register is cleared, this register-clearing operation is
not done for the Timer1 registers. Although the timer is disabled,
the
TIMER1_CONFIG
register is not reloaded with the default reset
value.
UART Slave Mode Boot
Figure 24-17
shows the interconnection required for booting. The figure
does not show physical line drivers and level shifters that are typically
required to meet the individual UART-compatible standards.
For
BMODE
= 111, the ADSP-BF50x processor consumes boot data from a
UART host device connected to the UART0 interface. Automatic control
of the
UA0_RTS
output provides flow control.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...