ADSP-BF50x Blackfin Processor Hardware Reference
2-3
Memory
Table 2-1
lists the memory start locations of the L1 instruction memory
subbanks.
L1 Data SRAM
Table 2-2
shows how the subbank organization is mapped into memory.
Table 2-1. L1 Instruction Memory Subbanks
Memory Subbank
Memory Start Location for
ADSP-BF50x Processors
0
0xFFA0 0000
1
0xFFA0 1000
2
0xFFA0 2000
3
0xFFA0 3000
4
0xFFA0 4000
5
0xFFA0 5000
6
0xFFA0 6000
7
0xFFA0 7000
Table 2-2. L1 Data Memory SRAM Subbank Start Addresses
Memory Bank and Subbank ADSP-BF50x Processors
Data Bank A, Subbank 0
0xFF80 0000
Data Bank A, Subbank 1
0xFF80 1000
Data Bank A, Subbank 2
0xFF80 2000
Data Bank A, Subbank 3
0xFF80 3000
Data Bank A, Subbank 4
0xFF80 4000
Data Bank A, Subbank 5
0xFF80 5000
Data Bank A, Subbank 6
0xFF80 6000
Data Bank A, Subbank 7
0xFF80 7000
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...