Description of Operation
18-14
ADSP-BF50x Blackfin Processor Hardware Reference
Figure 18-6
shows the SPI transfer protocol for
CPHA
= 0. Note
SCK
starts
toggling in the middle of the data transfer,
SIZE
= 0, and
LSBF
= 0.
Figure 18-7
shows the SPI transfer protocol for
CPHA
= 1. Note
SCK
starts
toggling at the beginning of the data transfer,
SIZE
= 0, and
LSBF
= 0.
Figure 18-6. SPI Transfer Protocol for CPHA = 0
Figure 18-7. SPI Transfer Protocol for CPHA = 1
SPISS
(TO SLAVE)
SCK
(CPOL = 0)
SCK
(CPOL = 1)
MOSI
(FROM MASTER)
MISO
(FROM SLAVE)
1
2
3
4
8
5
6
7
CLOCK CYCLE
NUMBER
(* = UNDEFINED)
MSB
LSB
6
5
4
3
2
1
*
*
MSB
LSB
6
5
4
3
2
1
*
SPISS
(TO SLAVE)
SCK
(CPOL = 0)
SCK
(CPOL = 1)
MOSI
(FROM MASTER)
MISO
(FROM SLAVE)
1
2
3
4
8
5
6
7
CLOCK CYCLE
NUMBER
(* = UNDEFINED)
MSB
LSB
6
5
4
3
2
1
*
*
MSB
LSB
6
5
4
3
2
1
*
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...