Command Interface to Internal Flash Memory
6-24
ADSP-BF50x Blackfin Processor Hardware Reference
Configuration Register
The configuration register configures the type of bus access that the inter-
nal flash memory performs. Refer to
“Read Modes” on page 6-33
for
details on read operations.
The configuration register is set through the command interface. After a
reset or power-up the device is configured for asynchronous page read
(
CR15 = 1
). The configuration register bits are described in
Table 6-9 on
page 6-28
. They specify the selection of the burst length, burst type, burst
X latency, and the read operation.
Since the internal flash device in ADSP-BF50xF processors can only be
connected to the external bus interface unit (EBIU), some combinations
of the flash configurations are not supported. Limitation on supported
combinations are described in the section
“Supported Configuration Reg-
ister Combinations in ADSP-BF50xF Processors” on page 6-84
.
Read Select Bit (CR15)
The read select bit,
CR15
, switches between asynchronous and synchronous
bus read operations. When the read select bit is set to ‘1’, read operations
SR0
Bank write status
Status
'1'
SR7 = ‘1’
Not allowed
SR7 = ‘0’
Program or erase operation in a bank
other than the addressed bank
'0'
SR7 = ‘1’
No program or erase operation in the
device
SR7 = ‘0’
Program or erase operation in
addressed bank
1
Logic level '1' is High, '0' is Low.
Table 6-7. Status Register Bits (Cont’d)
Bit
Name
Type
Logic
level
1
Definition
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...