
ADSP-BF50x Blackfin Processor Hardware Reference
6-51
Internal Flash Memory
Table 6-23. Burst Read Information
1
Offset
Data
Description
Value
0x(P+13) = 0x4C 0x0003 Page-mode read capability
Bits 0-7 ‘n’ such that 2
n
HEX value represents the number
of read-page bytes. See offset 0x28 for device word width to
determine page-mode data output width.
8 bytes
0x(P+14) = 0x4D 0x0004 Number of synchronous mode read configuration fields
that follow.
4
0x(P+15) = 0x4E 0x0001 Synchronous mode read capability configuration 1
Bit 3-7 Reserved
Bit 0-2 ‘n’ such that 2
n
+1 HEX value represents the maxi-
mum number of continuous synchronous reads when the
device is configured for its maximum word width. A value
of 0x07 indicates that the device is capable of continuous
linear bursts that will output data until the internal burst
counter reaches the end of the device’s burstable address
space. This field’s 3-bit value can be written directly to the
read configuration register bit 0-2 if the device is config-
ured for its maximum word width. See offset 0x28 for word
width to determine the burst data output width.
4
0x(P+16) = 0x4F 0x0002 Synchronous mode read capability configuration 2
8
0x(P+17) = 0x50 0x0003 Synchronous mode read capability configuration 3
16
0x(P+18) = 0x51 0x0007 Synchronous mode read capability configuration 4
Cont.
1
The variable P is a pointer that is defined at CFI offset 0x15.
Table 6-24. Bank and Erase Block Region Information
1,2
Internal Flash Memory
Description
Offset
Data
0x(P+19) = 0x52
0x02
Number of bank regions within the device
1
The variable P is a pointer that is defined at CFI offset 0x15.
2
Bank regions. There are two bank regions, see
Table 6-16 on page 6-42
.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...