RSI Registers
21-58
ADSP-BF50x Blackfin Processor Hardware Reference
It is not required to manually clear the
CMD_EN
bit after the com-
mand sequence has completed. The command path state machine
will automatically terminate and become IDLE once the operation
has completed.
Figure 21-9. RSI Command Register
Table 21-14. RSI_COMMAND Register
Bit
Name
Function
Type
Default
5:0
CMD_IDX
Command index
0x3F - 0x00
(Command number to be issued)
R/W
0
6
CMD_RSP_EN
Wait for response
0 = Disabled
1 = Enabled
R/W
0
7
CMD_LRSP_EN
Long response enable
0 = Disabled (short response
expected)
1 = Enabled (long response
expected)
R/W
0
8
CMD_INT_EN
Command interrupt enable
0 = Disabled (timeout after 64
RSI_CLK cycles)
1 = Enabled (disable timeout
counter and wait for interrupt)
R/W
0
Reserved
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RSI Command Register (RSI_COMMAND)
CMD_IDX
Read/Write
Reset = 0x0000
0xFFC0 380C
CMD_INT_EN
CMD_PEND_EN
CMD_EN
CMD_RSP_EN
CMD_LRSP_EN
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...