Internal Flash Memory Programming Guidelines
6-86
ADSP-BF50x Blackfin Processor Hardware Reference
•
B0ST
must be programmed depending on the
NOR_CLK
frequency
selected in the
EBIU_FCTL
register as shown in the following table:
•
BOHT
may be programmed to any supported value, but should be
programmed to the recommended value of
b#00
.
•
B0RAT
must be programmed, depending on the
NOR_CLK
frequency
selected in the
EBIU_FCTL
register and on the X latency setting
selected in the flash configuration register (
CR13-CR11
) according to
the following table:
Example synchronous read and write waveforms using the internal flash
memory pins from
Table 6-1 on page 6-2
appear in
Figure 6-12
.
SCLK:NOR_CLK
Min Setup Time
B0ST Values
Supported
B0ST Value
Recommended
2 : 1
2 SCLK cycles
10,11,00
10
3 : 1
3 SCLK cycles
11,00
11
4 : 1
4 SCLK cycles
00
00
SCLK:NOR_CLK
B0RAT Value
2 : 1
2 * X latency
3 : 1
(3 * X latency) -1
4 : 1
(4 * X latency) -1
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...