Functional Description
14-30
ADSP-BF50x Blackfin Processor Hardware Reference
and the chopping frequency is therefore an integral subdivision of the
system clock frequency:
The
GDCLK
value may range from 0 to 255, which corresponds to a pro-
grammable chopping frequency rate from 97.7 kHz to 25 MHz for a
100 MHz f
SCLK
rate. The gate drive features must be programmed before
operation of the PWM Controller and typically are not changed during
normal operation of the PWM Controller. Following a reset, all bits of the
PWM_GATE
register are cleared so that high-frequency chopping is disabled,
by default.
PWM Polarity Control
The polarity of the PWM signals produced at output pins
AH
to
CL
can be
programmed via the
PWM_POLARITY
bit of the
PWM_CTRL
register. Setting
Figure 14-8. Example of Active Low PWM Signals for Gate Chopping
f
chop
f
SCLK
4
GDCLK
1
+
--------------------------------------------------
=
PWMCHA
PWMCHA
2*PWMDT
PWM_AH
PWM_AL
+PWMTM/2
+PWMTM/2
-PWMTM/2
COUNT
0
0
2*PWMDT
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...