Interface Overview
22-8
ADSP-BF50x Blackfin Processor Hardware Reference
For all trigger signals, The active edge of the triggers is programmable in
the ACM_CTL register as either rising edge or falling edge.
Figure 22-4
shows the detailed ACM trigger generation logic.
When trigger sources external to the processor are used for triggering the
ACM, (for example, external signals at the GPIO, timer, or PWM sync
pins), the minimum pulse width for such trigger sources needs to be
1 SCLK 1 ns.
Figure 22-4. ACM Trigger Logic
ACM
PWM0, PWM1
TMR
GPIO
Is PG5 or PF10 configured
in output GPIO mode?
Is PG5 or PF10 configured
in input GPIO mode?
Is PG5 or PF10 configured
in timer function mode?
Is PWM1 configured
for internal sync generation?
Is PWM0 configured
for internal sync generation?
0, 0
PG5 and PF10 pin inputs
Externally-supplied
sync signals
to PWM0 and PWM1
ACM trigger inputs 0,1,2,3
ACM
trigger
inputs
0,1
ACM
trigger
inputs
2,3
TMR7, TMR2
GPIO on PG5, GPIO on PF10
Internally
generated
sync signal
from PWM0
or PWM1
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...