Phase Locked Loop and Clock Control
8-6
ADSP-BF50x Blackfin Processor Hardware Reference
Unlike writing the
PLL_CTL
register, the
PLL_DIV
register can be pro-
grammed at any time to change the
CCLK
and
SCLK
divide values without
entering the PLL programing sequence.
As long as the
MSEL
and
DF
control bits in the PLL control (
PLL_CTL
) regis-
ter remain constant, the PLL is locked.
If changing the clock ratio via writing a new
SSEL
value into
PLL_DIV
, take care that the enabled peripherals do not suffer data
loss due to
SCLK
frequency changes.
Table 8-2. Core Clock Ratio
Signal Name
CSEL[1:0]
Divider Ratio
VCO/CCLK
Example Frequency Ratios (MHz)
VCO
CCLK
00
1
300
300
01
2
300
150
10
4
400
100
11
8
400
50
Table 8-3. System Clock Ratio
Signal Name
SSEL[3:0]
Divider Ratio
VCO/SCLK
Example Frequency Ratios (MHz)
VCO
SCLK
0000
Reserved
N/A
N/A
0001
1:1
50
50
0010
2:1
150
75
0011
3:1
150
50
0100
4:1
200
50
0101
5:1
300
60
0110
6:1
360
60
N = 7–15
N:1
400
400/N
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...