DMA Registers
7-70
ADSP-BF50x Blackfin Processor Hardware Reference
0x7 - descriptor list (large model) mode. This mode fetches a
descriptor from memory that includes
NDPH
and
NDPL
, thus allowing
maximum flexibility in locating descriptors in memory.
•
NDSIZE[3:0]
(flex descriptor size). This field specifies the number
of descriptor elements in memory to load. This field must be 0 if in
stop or autobuffer mode. If
NDSIZE
and
FLOW
specify a descriptor
that extends beyond
YMOD
, a DMA error results.
•
DI_EN
(data interrupt enable). This bit specifies whether to allow
completion of a work unit to generate a data interrupt.
•
DI_SEL
(data interrupt timing select). This bit specifies the timing
of a data interrupt—after completing the whole buffer or after
completing each row of the inner loop. This bit is used only in 2-D
DMA operation.
•
SYNC
(work unit transitions). This bit specifies whether the DMA
channel performs a continuous transition (
SYNC
= 0) or a synchro-
nized transition (
SYNC
= 1) between work units. For more
information, see
“Work Unit Transitions” on page 7-25
.
In DMA transmit (memory read) and MDMA source channels, the
SYNC
bit controls the interrupt timing at the end of the work unit
and the handling of the DMA FIFO between the current and next
work unit.
Work unit transitions for MDMA streams are controlled by the
SYNC
bit of the MDMA source channel’s
DMAx_CONFIG
register. The
SYNC
bit of the MDMA destination channel is reserved and must be
0.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...