ADSP-BF50x Blackfin Processor Hardware Reference
7-105
Direct Memory Access
Static Channel Prioritization
The default DMA channel priority and mapping shown in
Table 7-7
can
be changed by altering the 4-bit PMAP field in the
DMAx_PERIPHERAL_MAP
registers for the peripheral DMA channels.
Table 7-7. Priority and Default Mapping of Peripheral to DMA
Priority
DMA Channel PMAP Default Value Peripheral Mapped by Default
Highest
DMA 0
0x0
PPI receive or transmit
DMA 1
0x1
RSI receive or transmit
DMA 2
0x2
SPORT0 receive
DMA 3
0x3
SPORT0 transmit
DMA 4
0x4
SPORT1 receive
DMA 5
0x5
SPORT1 transmit
DMA 6
0x6
SPI0 receive or transmit
DMA 7
0x7
SPI1 receive or transmit
DMA 8
0x8
UART0 receive
DMA 9
0x9
UART0 transmit
DMA 10
0xA
UART1 receive
DMA 11
0xB
UART1 transmit
MDMA D0
None
Mem DMA has no peripheral mapping.
MDMA S0
None
Mem DMA has no peripheral mapping.
MDMA D1
None
Mem DMA has no peripheral mapping.
Lowest
MDMA S1
None
Mem DMA has no peripheral mapping.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...