ADSP-BF50x Blackfin Processor Hardware Reference
6-55
Internal Flash Memory
0x(P+3C) = 0x75
0x01
Bank region 2 (erase block type 2): bits per cell, internal ECC
Bits 0-3: bits per cell in erase region
Bit 4: reserved for “internal ECC used”
Bits 5-7: reserved
0x(P+3D) = 0x76
0x03
Bank region 2 (erase block type 2): page mode and synchronous
mode capabilities (defined in
Table 6-23 on page 6-51
)
Bit 0: page-mode reads permitted
Bit 1: synchronous reads permitted
Bit 2: synchronous writes permitted
Bits 3-7: reserved
0x(P+3E) = 0x77
Feature space definitions
0x(P+3F) = 0x78
Reserved
1
The variable P is a pointer which is defined at CFI offset 0x15.
2
Bank regions. There are two bank regions, see
Table 6-16 on page 6-42
.
Table 6-26. Bank and Erase Block Region 2 Information
1
(Cont’d)
Internal Flash Region 2
Description
Offset
Data
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...