![NXP Semiconductors LPC43Sxx User Manual Download Page 1408](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271408.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1408 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
0x4000 00F4) bit description . . . . . . . . . . . .1004
Table 765. SCT conflict enable register (CONEN, address
0x4000 00F8) bit description . . . . . . . . . . . .1005
Table 766. SCT conflict flag register (CONFLAG, address
0x4000 00FC) bit description . . . . . . . . . . . .1005
Table 767. SCT match registers 0 to 15 (MATCH[0:15],
Table 768. SCT fractional match registers 0 to 5
Table 769. SCT capture registers 0 to 15 (CAP[0:15],
address 0x4000 0100 (CAP0) to 0x4000 013C
(CAP15)) bit description (REGMODEn bit = 1). . .
1007
Table 770. SCT match reload registers 0 to 15
Table 771. SCT fractional match reload registers 0 to 5
Table 772. SCT capture control registers 0 to 15 (CAPCTRL-
Table 773. SCT event state mask registers 0 to 15
Table 774. SCT event control register 0 to 15
Table 775. SCT output set register 0 to 15 (OUT[0:15]_SET,
address 0x4000 0500 (OUT0_SET) to 0x4000
0578 (OUT15_SET)) bit description . . . . . . . 1011
Table 776. SCT output clear register 0 to 15
Table 777. Dither pattern . . . . . . . . . . . . . . . . . . . . . . . .1012
Table 778. Alternate address map for DMA halfword access
Table 779. SCT configuration example . . . . . . . . . . . . .1014
Table 780. Timer0/1/2/3 clocking and power control . . .1016
Table 781. Timer/Counter function description . . . . . . .1017
Table 782. Timer0 inputs and outputs . . . . . . . . . . . . .1019
Table 783. Timer1 inputs and outputs . . . . . . . . . . . . .1020
Table 784. Timer2 inputs and outputs . . . . . . . . . . . . .1021
Table 785. Timer3 inputs and outputs . . . . . . . . . . . . .1021
Table 786. Register overview: Timer0/1/2/3 (register base
Table 787. Timer interrupt registers (IR, addresses
Table 788. Timer control register (TCR, addresses
Table 789. Timer counter registers (TC, addresses
Table 790. Timer prescale registers (PR, addresses
Table 791. Timer prescale counter registers (PC, addresses
Table 792. Timer match control registers (MCR, addresses
Table 793. Timer match registers (MR[0:3], addresses
Table 794. Timer capture control registers (CCR, addresses
Table 795. Timer capture registers (CR[0:3], address
Table 796. Timer external match registers (EMR, addresses
Table 797. External Match Control . . . . . . . . . . . . . . . . 1030
Table 798. Timer count control register (CTCR, addresses
Table 799. PWM clocking and power control . . . . . . . . 1033
Table 800. MOTOCON PWM pin description . . . . . . . . 1036
Table 801. Register overview: Motor Control Pulse Width