![NXP Semiconductors LPC43Sxx User Manual Download Page 421](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827421.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
421 of 1441
NXP Semiconductors
UM10503
Chapter 17: LPC43xx/LPC43Sxx System Control Unit (SCU)/ IO
•
P8_0 to P8_2
•
PA_1 to PA_3
Table 193. Pin configuration registers for high-drive pins (SFS, address 0x4008 60C4
(SFSP1_17) to 0x4008 650C (SFSPA_3) bit description
Bit
Symbol
Value
Description
Reset
value
Access
2:0
MODE
Select pin function.
0
R/W
0x0
Function 0 (default)
0x1
Function 1
0x2
Function 2
0x3
Function 3
0x4
Function 4
0x5
Function 5
0x6
Function 6
0x7
Function 7
3
EPD
Enable pull-down resistor at pad.
0
R/W
0
Disable pull-down.
1
Enable pull-down. Enable both pull-down
resistor and pull-up resistor for repeater
mode.
4
EPUN
Disable pull-up resistor at pad. By default,
the pull-up resistor is enabled at reset.
0
R/W
0
Enable pull-up. Enable both pull-down
resistor and pull-up resistor for repeater
mode.
1
Disable pull-up
5
-
Reserved
-
-
6
EZI
Input buffer enable. The input buffer is
disabled by default at reset but must be
enabled to transfer data from the I/O buffer to
the pad.
0
R/W
0
Disable input buffer
1
Enable input buffer
7
ZIF
Input glitch filter. Disable the input glitch filter
for clocking signals higher than 30 MHz.
0
R/W
0
Enable input glitch filter
1
Disable input glitch filter
9:8
EHD
Select drive strength.
0
R/W
0x0
Normal-drive: 4 mA drive strength
0x1
Medium-drive: 8 mA drive strength
0x2
High-drive: 14 mA drive strength
0x3
Ultra high-drive: 20 mA drive strength
31:10
-
Reserved
-
-