![NXP Semiconductors LPC43Sxx User Manual Download Page 1411](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271411.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1411 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 920. Event Monitor/Recorder First Stamp Register
Table 921. Event Monitor/Recorder Last Stamp Register
Table 922. USART0/2/3 clocking and power control . . . 1118
Table 923. USART0/2/3 pin description . . . . . . . . . . . . 1121
Table 924. Register overview: USART0/2/3 (base address:
0x4008 1000 (UART0), 0x400C 1000 (UART2),
0x400C 2000 (UART3)) . . . . . . . . . . . . . . . . 1121
Table 925. USART Receiver Buffer Registers when
Table 926. USART Transmitter Holding Register when
Table 927. USART Divisor Latch LSB Register when
Table 928. USART Divisor Latch MSB Register when
Table 929. USART Interrupt Enable Register when
Table 930. USART Interrupt Identification Register, read only
Table 931. USART Interrupt Handling . . . . . . . . . . . . . . 1126
Table 932. USART FIFO Control Register Write Only (FCR,
Table 933. USART Line Control Register (LCR, addresses
Table 934. USART Line Status Register Read Only (LSR,
Table 935. USART Scratch Pad Register (SCR, addresses
Table 936. Autobaud Control Register (ACR, addresses
0x4008 1020 (USART0), 0x400C 1020
Table 937. IrDA Control Register (ICR, address
0x4000 8024) bit description . . . . . . . . . . . . 1132
Table 938. IrDA Pulse Width . . . . . . . . . . . . . . . . . . . . . 1133
Table 939. USART Fractional Divider Register (FDR,
Table 940. USART Oversampling Register (OSR, addresses
Table 941. USART Half duplex enable register (HDEN,
Table 942. USART Smart card interface control register
Table 943. USART RS485 Control register (RS485CTRL,
Table 944. USART RS485 Address Match register
Table 945. USART RS485 Delay value register (RS485DLY,
Table 946. USART Synchronous mode control registers
Table 947. USART Transmit Enable Register (TER,
Table 948. Fractional Divider setting look-up table . . . . 1146
Table 949. UART1 clocking and power control . . . . . . . 1152
Table 950: UART1 Pin description . . . . . . . . . . . . . . . . 1155
Table 951: Register overview: UART1 (base address 0x4008
2000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1156
Table 952: UART1 Receiver Buffer Register when DLAB = 0
(RBR, address 0x4008 2000) bit description 1157
Table 953: UART1 Transmitter Holding Register when
Table 954: UART1 Divisor Latch LSB Register when