![NXP Semiconductors LPC43Sxx User Manual Download Page 496](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827496.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
496 of 1441
NXP Semiconductors
UM10503
Chapter 20: LPC43xx/LPC43Sxx Serial GPIO (SGPIO)
20.6.37 Input bit match interrupt set mask register
20.6.38 Input bit match interrupt enable
20.6.39 Input bit match interrupt status register
20.6.40 Input bit match interrupt clear status register
20.6.41 Input bit match interrupt set status register
Table 312. Input interrupt set mask register (SET_EN_3, address 0x4010 1F64) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_EN_INPI
1 = Input interrupt set mask of slice n.
0
W
31:16 -
Reserved.
-
-
Table 313. Input interrupt enable register (ENABLE_3, address 0x4010 1F68) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
ENABLE3_INPI
Input interrupt enable of slice n.
0
R
31:16 -
Reserved.
-
-
Table 314. Input interrupt status register (STATUS_3, address 0x4010 1F6C) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
STATUS_INPI
Input interrupt status of slice n.
0
R
31:16 -
Reserved.
-
-
Table 315. Input interrupt clear status register (CLR_STATUS_3, address 0x4010 1F70) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_INPI
Input interrupt clear status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 316. Shift clock interrupt set status register (SET_STATUS_3, address 0x4010 1F74) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_STATUS_INPI
Shift interrupt set status of slice n.
0
W
31:16 -
Reserved.
-
-