![NXP Semiconductors LPC43Sxx User Manual Download Page 502](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827502.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
502 of 1441
NXP Semiconductors
UM10503
Chapter 20: LPC43xx/LPC43Sxx Serial GPIO (SGPIO)
Fig 50. SGPIO_MUX_CFG slice multiplexer settings
Table 317. Slice I/O multiplexing
x = external; cl = clock; q = qualifier
SGPIO Pin
Input mode
Parallel mode
8-bit
4-bit
2-bit
1-bit
Clock
Q
SGPIO
0
A24
A28
A30
A31
SGPIO
1
A25
A29
A31
I31
SGPIO
2
A26
A30
E30
E31
SGPIO
3
A27
A31
E31
J31
SGPIO
4
A28
C28
C30
C31
SGPIO
5
A29
C29
C31
K31
SGPIO
6
A30
C30
F30
F31
SGPIO
7
A31
C31
F31
L31
SGPIO
8
B31
B28
B30
B31
xcl
xq
SGPIO
9
B30
B29
B31
M31
xcl
xq
00
01
10
c lk_qualifier
q
u
a
lif
ie
r_
pi
n_
m
o
de
11
'0'
10 :9
00
01
10
11
qualifier _s lic e A(D)
qualifier_s lic e H(O)
qualifier _s lic e I(D)
qualifier_s lic e P (O)
'1'
10
01
00
11
q
u
a
lif
ie
r_
sl
ice
_
m
o
d
e
q
u
a
lif
ie
r_
mo
d
e
8:7
6:5
00
01
10
c lk _in
11
c lk _pin SGPIO8
c lk _pin SGPIO9
c lk _pin SGPIO10
c lk _pin SGPIO11
00
01
10
11
c lk _s lic e D
c lk _s lic e H
c lk _s lic e O
c lk_s lic e P
0
1
cl
k_
so
u
rce
_
s
lic
e
_
m
o
d
e
cl
k_
so
u
r
ce
_
pi
n_m
o
de
e
xt
_
cl
k_
e
n
a
b
le
s gpio_mux _c fg
2:1
4:3
0
din_s lic e_m0
din_s lic e_m1
din_s lic e_m2
din_s lic e_m3
00
01
10
11
1
0
din_pin
c
o
nc
at
_e
nabl
e
c
o
nc
at
_or
d
er
13 :12
11
din
c lk _pin
c lk _pin
c lk _pin
c lk _pin
0
1
SGPIO8
SGPIO9
SGPIO10
SGPIO11