![NXP Semiconductors LPC43Sxx User Manual Download Page 1053](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271053.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1053 of 1441
NXP Semiconductors
UM10503
Chapter 33: LPC43xx/LPC43Sxx Motor Control PWM (MOTOCONPWM)
33.7.11 MCPWM Interrupt flag registers
33.7.11.1 MCPWM Interrupt Flags read address
The INTF register includes all MCPWM interrupt flags, which are set when the
corresponding hardware event occurs, or when ones are written to the INTF_SET
address. When corresponding bits in this register and INTEN are both 1, the MCPWM
asserts its interrupt request to the Interrupt Controller module. This address is read-only,
but the bits in the underlying register can be modified by writing ones to addresses
INTF_SET and INTF_CLR.
4
TC0MCI2_RE
Writing a one clears the corresponding bit in the CNTCON
register.
-
5
TC0MCI2_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
6
TC1MCI0_RE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
7
TC1MCI0_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
8
TC1MCI1_RE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
9
TC1MCI1_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
10
TC1MCI2_RE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
11
TC1MCI2_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
12
TC2MCI0_RE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
13
TC2MCI0_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
14
TC2MCI1_RE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
15
TC2MCI1_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
16
TC2MCI2_RE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
17
TC2MCI2_FE_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
28:18 -
Reserved.
29
CNTR0_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
30
CNTR1_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
31
CNTR2_CLR
Writing a one clears the corresponding bit in the CNTCON
register.
-
Table 820. MCPWM Count Control clear address (CNTCON_CLR - 0x400A 0064) bit
description
Bit
Symbol
Description
Reset
value