![NXP Semiconductors LPC43Sxx User Manual Download Page 1413](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271413.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1413 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 1010. I2S Receive Clock Rate register (RXRATE,
Table 1011. I2S Transmit Clock Rate register (TXBITRATE,
Table 1012. I2S Receive Clock Rate register (RXBITRATE,
Table 1013. I2S Transmit Mode Control register (TXMODE,
Table 1014. I2S Receive Mode Control register (RXMODE,
Table 1015. Typical transmitter master mode (PCLK - no
MCLK output) . . . . . . . . . . . . . . . . . . . . . . . .1216
Table 1016. Transmitter master mode (PCLK), with MCLK
output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1217
Table 1017. Transmitter master mode, sharing RX_MCLK .
Table 1018. Typical Transmitter slave mode . . . . . . . .1219
Table 1019. 4-Wire Transmitter mode . . . . . . . . . . . . .1220
Table 1020. Transmitter master mode (BASE_AUDIO_CLK)
Table 1021. Transmitter master mode (External MCLK) . . .
Table 1022. Typical Receiver master mode (PCLK - no
MCLK output) . . . . . . . . . . . . . . . . . . . . . . . .1223
Table 1023. Receiver master mode (PCLK), with MCLK
output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1224
Table 1024. Receiver master mode, sharing TX_MCLK . . .
Table 1025. Typical Receiver slave mode . . . . . . . . . .1226
Table 1026. 4-Wire Receiver mode . . . . . . . . . . . . . . .1227
Table 1027. Receiver master mode (BASE_AUDIO_CLK) .
Table 1028. Receiver master mode (External MCLK) .1229
Table 1029. Conditions for FIFO level comparison . . . .1230
Table 1030. DMA and interrupt request generation. . . .1230
Table 1031. Status feedback in the STATE register . . .1230
Table 1032. C_CAN clocking and power control . . . . . .1232
Table 1033. C_CAN pin description. . . . . . . . . . . . . . . .1234
Table 1034. Register overview: C_CAN0 (base address
0x400E 2000) . . . . . . . . . . . . . . . . . . . . . . . .1235
Table 1035. Register overview: C_CAN1 (base address
0x400A 4000) . . . . . . . . . . . . . . . . . . . . . . . .1236
Table 1036. CAN control registers (CNTL, address
0x400E 2000 (C_CAN0) and 0x400A 4000
(C_CAN1)) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1238
Table 1037. CAN status register (STAT, address
0x400E 2004 (C_CAN0) and 0x400A 4004
(C_CAN1)) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1240
Table 1038. CAN error counter (EC, address 0x400E 2008
Table 1039. CAN bit timing register (BT, address
0x400E 200C (C_CAN0) and 0x400A 400C
(C_CAN1)) bit description . . . . . . . . . . . . . . 1242
Table 1040. CAN interrupt register (INT, address
0x400E 2010 (C_CAN0) and 0x400A 4010
(C_CAN1)) bit description . . . . . . . . . . . . . . 1242
Table 1041. CAN test register (TEST, address 0x400E 2014
Table 1042. CAN baud rate prescaler extension register
(BRPE, address 0x400E 2018 (C_CAN0) and
0x400A 4018 (C_CAN1)) bit description . . . 1243
RAM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1245
Table 1045. CAN message interface command request
Table 1046. CAN message interface command request
Table 1047. CAN message interface command mask
Table 1048. CAN message interface command mask
Table 1049. CAN message interface command mask
Table 1050. CAN message interface command mask
Table 1051. CAN message interface command mask 1
Table 1052. CAN message interface command mask 1
Table 1053. CAN message interface command mask 2
registers (IF1_MSK2, address 0x400E 202C
(C_CAN0) and 0x400A 402C (C_CAN1)) bit
description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1252
Table 1054. CAN message interface command mask 2
registers (IF2_MSK2, 0x400E 208C (C_CAN0)
and 0x400A 408C (C_CAN1)) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1252