UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
980 of 1441
NXP Semiconductors
UM10503
Chapter 30: LPC43xx/LPC43Sxx State Configurable Timer (SCT)
MATCHREL1_L
CAPCTRL1_L
0x204
0x282
MATCHREL1_H
CAPCTRL1_H
0x206
0x2C2
...
...
...
...
Table 745. Alternate address map for DMA halfword access
Match register
Capture register
Standard offset
DMA halfword offset