![NXP Semiconductors LPC43Sxx User Manual Download Page 1397](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271397.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1397 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
(RESET_ACTIVE_STATUS0, address 0x4005
3150) bit description . . . . . . . . . . . . . . . . . . .240
Table 179. Reset active status register 1
(RESET_ACTIVE_STATUS1, address 0x4005
3154) bit description . . . . . . . . . . . . . . . . . . .242
Table 180. Reset external status register 1
Table 181. Reset external status register 2
Table 182. Reset external status register 5
Table 183. Reset external status registers x
Table 184. Reset external status registers y
Table 185. LPC4350/30/20/10 and LPC43S50/S30/S20 pin
descriptions . . . . . . . . . . . . . . . . . . . . . . . . . .249
Table 186. LPC4370/LPC43S70 Pin description . . . . . .301
Table 187. 12-bit ADC signal interferences for BGA256
package . . . . . . . . . . . . . . . . . . . . . . . . . . . . .349
Table 188. LPC436x/5x/3x/2x/1x, LPC43S6x/S5x/S3xpin
description (flash parts) . . . . . . . . . . . . . . . . .350
Table 189. SCU clocking and power control . . . . . . . . . .402
Table 190. Pin multiplexing . . . . . . . . . . . . . . . . . . . . . . .405
Table 191. Register overview: System Control Unit (SCU)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .412
Table 192. Pin configuration registers for normal-drive pins
(SFS, address 0x4008 6000 (SPSP0_0) to
0x4008 67AC (SFSPF_11)) bit description . .420
Table 193. Pin configuration registers for high-drive pins
(SFS, address 0x4008 60C4 (SFSP1_17) to
0x4008 650C (SFSPA_3) bit description . . .421
Table 194. Pin configuration registers for high-speed pins
Table 195. Pin configuration for pins USB1_DP/USB1_DM
Table 196. Pin configuration for open-drain I
2
C-bus pins
register (SFSI2C0, address 0x4008 6C84) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . .423
0x4008 6C88) bit description . . . . . . . . . . . .425
Table 199. Pins controlled by the ENAIO1 register . . . . .426
Table 200. ADC1 function select register (ENAIO1, address
0x4008 6C8C) bit description . . . . . . . . . . . .427
Table 201. Pins controlled by the ENAIO2 register . . . . .427
Table 202. Analog function select register (ENAIO2, address
0x4008 6C90) bit description . . . . . . . . . . . .428
Table 203. EMC clock delay register (EMCDELAYCLK,
address 0x4008 6D00) bit description . . . . . 429
Table 204. SD/MMC delay register (SDDELAY, address
0x4008 6D80) bit description . . . . . . . . . . . . 429
Table 205. Pin interrupt select register 0 (PINTSEL0,
address 0x4008 6E00) bit description . . . . . . 430
Table 206. Pin interrupt select register 1 (PINTSEL1,
address 0x4008 6E04) bit description . . . . . . 431
Table 207. GIMA clocking and power control . . . . . . . . . 433
Table 208. GIMA outputs . . . . . . . . . . . . . . . . . . . . . . . . 435
Table 209. Configuration options for the GIMA clock
synchronization stages . . . . . . . . . . . . . . . . . 437
Table 210. Register overview: GIMA (base address: 0x400C
7000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 437
Table 211. Timer 0 CAP0_0 capture input multiplexer
Table 212. Timer 0 CAP0_1 capture input multiplexer
Table 213. Timer 0 CAP0_2 capture input multiplexer
Table 214. Timer 0 CAP0_3 capture input multiplexer
Table 215. Timer 1 CAP1_0 capture input multiplexer
Table 216. Timer 1 CAP1_1 capture input multiplexer
Table 217. Timer 1 CAP1_2 capture input multiplexer
Table 218. Timer 1 CAP1_3 capture input multiplexer
Table 219. Timer 2 CAP2_0 capture input multiplexer
Table 220. Timer 2 CAP2_1 capture input multiplexer
Table 221. Timer 2 CAP2_2 capture input multiplexer
Table 222. Timer 2 CAP2_3 capture input multiplexer
Table 223. Timer 3 CAP3_0 capture input multiplexer
Table 224. Timer 3 CAP3_1 capture input multiplexer