Altera Corporation
2–67
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
The deserializer block drives the parallel data to the pattern detector and
word aligner, as shown in
Figure 2–53
. The deserializer block output bus
data rate is the input data rate divided by the width of the output data
bus. For example, for a 10-bit bus and a serial input data rate of 2.5 Gbps,
the parallel data rate is 2.5
÷
10 or 250 MHz. The first bit into the
deserializer block is the LSB of the data bus out.
Figure 2–53. Deserializer Block in 8-Bit Mode
Figure 2–54
shows the serial bit order of the deserializer block input and
the parallel data out of the deserializer block.
Figure 2–54
shows a serial
stream (01101010) deserialized into a value 8’h6A (01101010). The serial
data is received LSB to MSB.
1
In Quartus II software version 7.1 and later, basic single width
allows 8-bit deserializer (disable 8B/10B).
D7
D6
D5
D4
D3
D2
D1
D0
Low-Speed Parallel Clock
High-Speed Serial Clock
8
D7
D6
D5
D4
D3
D2
D1
D0
From CRU
To Word Aligner