Altera Corporation
3–21
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Figure 3–5. Write Transaction Waveform - V
OD
, Analog Settings Reconfiguration
In channel reconfiguration, only a write transaction can occur—no read
transactions are allowed. Set the
reconfig_mode_sel
control signal to
001
to use the channel reconfiguration feature. When you use this feature,
the dynamic reconfiguration controller requires that you provide a 16-bit
word (
reconfig_data[15:0]
) on every write transaction, using the
write_all
signal. This 16-bit word is part of a Memory Initialization
File (
.mif
,
also known as MIF) that is generated by the Quartus II software
when an ALT2GXB instance is compiled. Refer to
“Channel
Reconfiguration” on page 3–30
for more information about the MIF.
The dynamic reconfiguration controller ignores a new 16-bit word if the
previously initiated write transaction is not complete. As explained
above, an on-going or active write transaction is signified by the
busy
signal. You can only input a new word of 16-bits when the
busy
signal is
de-asserted.
To properly initiate and complete a write transaction during channel
reconfiguration, the dynamic reconfiguration controller provides
additional signals. These signals are listed below and are classified into
control and status signals.
tx _ vodctrl [ 2 : 0 ]
reconfig _ clk
busy
read
data _ valid
write _ all
3'b001
3'b000