Altera Corporation
3–81
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Table 3–6
provides descriptions for the
tx_datainfull
and
rx_dataoutfull
signals for GIGE and SONET/SDH OC48 modes.
Clocking
For the transmit side, the PLD logic for the SONET/SDH OC48 and GIGE
modes sends the data synchronized to the
tx_clkout
signal. Therefore,
the clocking for the transmit side remains the same for the two modes.
For the receive side, the data and status signals from the ALT2GXB
megafunction for the GIGE mode is synchronized to
tx_clkout
since
rate matching is used. For the SONET/SDH OC48 mode, the signals are
synchronized to
rx_clkout
. Therefore, the PLD logic has two functional
protocol-specific logic blocks to handle data for the GIGE and
SONET/SDH OC48 modes. Based on the configured protocol mode, the
receive side logic selects the appropriate data path.
Table 3–6. PLD Interface Signals—GIGE and SONET/SDH OC48 Modes
Signal Name
Description
GIGE MODE
tx_datainfull[7:0]
8-bit unencoded data input to the
transceiver channel
tx_datainfull[8]
tx_ctrlenable
(control signal K/D)
rx_dataoutfull[7:0]
8-bit unencoded data output from the
transceiver channel
rx_dataoutfull[8]
rx_ctrldetect
(control signal K/D)
rx_dataoutfull[9]
rx_errdetect
rx_dataoutfull[10]
rx_syncstatus
rx_dataoutfull[11]
rx_disperr
rx_dataoutfull[12]
rx_patterndetect
SONET/SDH OC48 MODE
tx_datainfull[7:0]
LSB data input to the transceiver channel
tx_datainfull[29:22]
MSB data input to the transceiver channel
rx_dataoutfull[7:0]
LSB data output from the transceiver
channel
rx_dataoutfull[29:22
MSB data output from the transceiver
channel
rx_dataoutfull[10],
rx_dataoutfull[42]
rx_syncstatus[1:0]
rx_dataoutfull[12],
rx_dataoutfull[44]
rx_patterndetect[1:0]