Altera Corporation
2–27
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
A five transceiver device (EP2SGX130G) supports up to two PCI-E ×8
links (refer to
Figure 2–15
). The transceiver block pairs are the same as in
the four transceiver device—blocks 0 and 1 and blocks 2 and 3. Block 4 is
not used for PCI-E ×8 mode. If any transceiver blocks are not used in the
PCI-E ×8 mode, they can be used to support any other protocol.
Figure 2–15. Five Transceiver Block Device With Two ×8 PCI-E Links
Note (1)
Note to
Figure 2–15
:
(1)
Transceiver Bank 17 can be active and used to support other protocols.
GXB_TX/RX1
GXB_TX/RX0
GXB_TX/RX2
GXB_TX/RX3
GXB_TX/RX5
GXB_TX/RX4
GXB_TX/RX6
GXB_TX/RX7
EP2SGX130GF
PCIe Lane 4
PCIe Lane 5
PCIe Lane 7
PCIe Lane 6
PCIe Lane 0
PCIe Lane 1
PCIe Lane 3
PCIe Lane 2
Bank 13 (Slave)
Bank 14 (Master)
GXB_TX/RX9
GXB_TX/RX8
GXB_TX/RX10
GXB_TX/RX11
GXB_TX/RX13
GXB_TX/RX12
GXB_TX/RX14
GXB_TX/RX15
PCIe Lane 4
PCIe Lane 5
PCIe Lane 7
PCIe Lane 6
PCIe Lane 0
PCIe Lane 1
PCIe Lane 3
PCIe Lane 2
First PIPE x8
Channel
Second PIPE x8
Channel
GXB_TX/RX17
GXB_TX/RX16
GXB_TX/RX18
GXB_TX/RX19
Bank 17
Bank 15 (Slave)
Bank 16 (Master)