3–50
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and PMA Controls Reconfiguration
Figure 3–27. Option 1: Channel Reconfiguration—Receive Core Clocking
Option 2: Use Respective Channel Transmitter Core Clocks
This option enables the Quartus II software to select the individual
channel
tx_clkout
signal and route it to the same channel’s receiver
PLD interface clock signal. Typically, this option is used when the
individual channels in a transceiver block have rate matching with
different data rates switched to another Basic or Protocol mode with rate
matching.
Figure 3–28
illustrates a setup which has to switch between the following
modes:
■
TX1/RX1: Basic 1 Gbps with rate matching to Basic 2 Gbps with rate
matching
■
TX3/RX3: Basic 4 Gbps with rate matching to Basic 1 Gbps with rate
matching
■
TX0/RX0: Basic 3.125 Gbps with rate matching to 1 Gbps with rate
matching and vice versa
CMU
PLL0
TX1
RX1
TX0
RX0
TX2
RX2
TX3
RX3
(All 4 channels configured to Basic 2G
with RM and set up to switch to Basic
3.125 with RM)
CMU
PLL1