3–8
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Dynamic Reconfiguration Controller Architecture
For example, ALT2GXB instance1 has five channels of the same
data rate and functional mode; ALT2GXB instance2 has three
channels of same data rate and functional mode. Both ALT2GXB
instances have separate dynamic reconfiguration controllers
controlling them. These two ALT2GXB instances (a total of eight
channels) cannot be merged into two transceiver blocks. These
two instances can be merged only if they are controlled by one
dynamic reconfiguration controller. This merging will not
change the behavior of the silicon compared to functional
simulations.
2.
Use the same control signals for all channels
.
Check this option when you know that the same analog control signals
are used for all the channels in the design. By checking this option, the
Quartus II software uses one set of analog signals to control all channels
used in all transceiver blocks that are controlled by this reconfiguration
controller.
Table 3–2
describes the ports for the dynamic reconfiguration controller.
Table 3–2. Port List of the Dynamic Reconfiguration Controller (ALT2GXB_RECONFIG) (Part
1
of 6)
Port Name
Input/Output
Description
reconfig_clk
Input
Input reference clock for the dynamic reconfiguration
controller. The frequency range of this clock is 2.5 MHz to
50 MHz. The assigned clock uses global resources by
default. This same clock should be connected to
ALT2GXB.
ALT2GXB - ALT2GXB_RECONFIG Interface Signals
reconfig_fromgxb
Input
Interface bus signal from ALT2GXB to
ALT2GXB_RECONFIG instance. The width of the signal
in ALT2GXB_RECONFIG is determined by the number of
channels controlled by the controller.
reconfig_togxb[2..0]
Output
Fixed bus interface between ALT2GXB_RECONFIG and
ALT2GXB. This signal is independent of the number of
channels.
PLD Interface Signals
write_all
Input
Control signal to initiate a write transaction. This signal is
active high. When the analog settings (V
OD
, equalization,
etc.) are reconfigured, the reconfiguration controller writes
to all the transceiver channels connected to the controller.
busy
Output
Status signal to indicate that the reconfiguration controller
has not completed the read or write transaction.