Altera Corporation
3–109
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Figure 3–54. Reconfigured Functional Blocks using logical_tx_pll_sel in Channel Reconfiguration with
TX PLL Select
You should keep the transceiver channel under reset during
reconfiguration. Therefore, the channel may not be able to receive or
transmit user data during reconfiguration.
You can use a MIF generated for one channel to all the other channels in
the device if you meet the clocking requirements mentioned in
“Clocking
Enhancements and Requirements” on page 3–90
.
TX PLL Powerdown
During channel and TX PLL reconfiguration or TX PLL Reconfiguration,
the dynamic reconfig controller automatically powers down the selected
TX PLL until it completes reconfiguring the selected TX PLL. The
ALT2GXB_RECONFIG megafunction does not provide any external
ports to control the TX PLL power down. If you reconfigure the main
TXPLL, the
pll_locked
signal goes low. If you reconfigure the alternate
TXPLL, the
pll_locked_alt
signal gets deasserted. Therefore, after
reconfiguring the transceiver, wait for the
pll_locked
or
pll_locked_alt
signal from the ALT2GXB megafunction (depending
on the TX PLL that is reconfigured) before continuing normal operation.
1
The dynamic reconfig controller powers down ONLY the
selected TX PLL. The other TX PLL is not affected.
/1
Reconfigured functional blocks after .MIF write
pll_inclk_rx_cruclk[1]
pll_inclk_rx_cruclk[0]
156.25 MHz
125 MHz
clock
MUX
clock
MUX
5 Gbps
LOGICAL
TXPLL0
2.5 Gbps
LOGICAL
TXPLL1
Clock Multiplier Unit
Full Duplex Transceiver Channel
TX CHANNEL
RX CHANNEL
Logical
TX PLL
Select
LOCAL
DIVIDER
2.5 Gbps
PCS + PMA
clock
MUX
6.25 Gbps
RX PLL
6.25 Gbps
d analog logic