3–60
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and PMA Controls Reconfiguration
16-bit PLD interface with
PCS-PMA set to 16/20 bits
Two 8-bit un-encoded Data (
rx_dataout
)
rx_dataoutfull[7:0]
-
rx_dataout
(LSByte) and
rx_dataoutfull[23:16]
-
rx_dataout
(MSByte)
The following signals are used in 16-bit 8B/10B modes:
Two Control Bits
rx_dataoutfull[8]
-
rx_ctrldetect
(LSB) and
rx_dataoutfull[24]
-
rx_ctrldetect
(MSB)
Two Receiver Error Detect Bits
rx_dataoutfull[9]
- rx_errdetect
(LSB) and
rx_dataoutfull[25]- rx_errdetect
(MSB)
Two Receiver Sync Status Bits
rx_dataoutfull [10]
-
rx_syncstatus
(LSB) and
rx_dataoutfull[42]
-
rx_syncstatus
(MSB)
Two Receiver Disparity Error Bits
rx_dataoutfull [11]
-
rx_disperr
(LSB) and
rx_dataoutfull[43]
-
rx_disperr
(MSB)
Two Receiver Pattern Detect Bits
rx_dataoutfull[12]
-
rx_patterndetect
(LSB) and
rx_dataoutfull[44]
-
rx_patterndetect
(MSB)
rx_dataoutfull[13]
and
rx_dataoutfull[45]
: Reserved
rx_dataoutfull[14]
and
rx_dataoutfull[46]
: Reserved
Two 2-bit PIPE Status Bits
rx_dataoutfull[14:13]
-
rx_pipestatus
(LSB) and
rx_dataoutfull[46:45]
-
rx_pipestatus
(MSB)
PIPE/PCI-E mode:
2'b00: data OK
2'b01: 1 SKP deletion
2'b10: elastic buffer underflow if data is hexFE, else 1 SKP insertion
2'b11: elastic buffer overflow
rx_dataoutfull[15]
and
rx_dataoutfull[47]
: Reserved
Table 3–4. rx_dataoutfull[63:0] PLD Data Signal Descriptions (Part 2 of 6)
PLD Interface Description
Receive Signal Description
(Based on Stratix II GX Supported PLD Interface Widths)