4–160
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
CPRI Mode
Create
debug_rx_phase_comp_fi
fo_error
output port
This optional output port indicates Receiver Phase
Compensation FIFO overflow/underrun condition.
Note that no PPM difference is allowed between
FIFO read and write clocks. This port should be
used for debug purpose only.
Receiver Phase
Compensation FIFO
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
debug_tx_phase_comp_fi
fo_error
output port
This optional output port indicates Transmitter
Phase Compensation FIFO overflow/underrun
condition. Note that no PPM difference is allowed
between FIFO read and write clocks. This port
should be used for debug purpose only.
Transmitter Phase
Compensation FIFO
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
rx_coreclk
port to
connect to the read clock of the
RX phase compensation FIFO
This optional input port allows you to clock the
read side of the Receiver Phase Compensation
FIFO with a non-transceiver PLD clock.
Transceiver Clocking
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Create
tx_coreclk
port to
connect to the write clock of the
TX phase compensation FIFO
This optional input port allows you to clock the
write side of the Transmitter Phase Compensation
FIFO with a non-transceiver PLD clock.
Transceiver Clocking
section in the
Stratix II GX Transceiver
Architecture Overview
chapter in volume 2 of the
Stratix II GX Device
Handbook.
Table 4–57. MegaWizard Plug-In Manager Options (Page 4 for CPRI Mode) (Part 3 of 3)
ALT2GXB Setting
Description
Reference