3–48
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and PMA Controls Reconfiguration
Figure 3–24
shows a setup with all the transmitters configured at 3 Gbps
and each one at a unique functional mode. Each channel can be switched
to a different functional mode using the channel reconfiguration feature
of the dynamic reconfiguration controller. In this case, option 2 is
applicable.
Figure 3–25. Option 2: Channel Reconfiguration—Transmit Core Clocking
Receiver Core Clocking
Receiver core clocking is the read clocking options for the Receive Phase
Comp FIFO. The receiver core clocking is used to read the parallel data
into the Receive Phase Comp FIFO from the PLD interface. The possible
transmit core clock options are:
■
rx_clkout
(the Quartus II software automatically routes to PLD
and back into Phase Comp)
■
rx_coreclk
(user-supplied input clock)
Dynamic reconfiguration supports both receive clock options. The
ALT2GXB MegaWizard only asks for the
rx_clkout
settings. The
Quartus II software automatically routes the clock paths based on a given
mode setup. You must verify that clock routing is compatible with each
CMU
PLL0
TX1 (3 Gbps)
RX1
TX0 (3 Gbps)
RX0
TX2 (3 Gbps)
RX2
TX3 (3 Gbps)
RX3
CMU
PLL1