Altera Corporation
2–217
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–160
shows a sample reset cycle.
Figure 2–160. Reset Power Signal Timing Waveform
Notes to
Figure 2–160
:
(1)
tx_digitalreset
is valid in transmitter only and duplex configuration.
(2)
rx_analogreset
and
rx_digitalreset
are valid in receiver only and duplex configuration.
The minimum pulse width for the
gxb_powerdown
port (between time
marker 1 and 2) is 100 ns. The
tx_digitalreset
and
rx_analogreset
signals can be deasserted after the driving PLL asserts
its associated
pll_locked
signal. The
rx_digitalreset
signal can be
de-asserted 4us after the
rx_freqlocklocked
signal goes high (time
between markers 6 and 7).
Receiver XAUI state
machine
v
v
Receiver byte
ordering block
v
v
BIST verifiers
v
v
Receiver analog
circuits
v
Table 2–52. Blocks Affected by Reset and Power-Down Signals (Part 2 of 2)
Transceiver Blocks
rx_digitalreset
rx_analogreset
tx_digitalreset
gxb_powerdown
gxb_powerdown
tx_digitalreset
rx_analogreset
rx_digitalreset
rx_pll_locked
rx_freqlocked
1
5
pll_locked
3
4
4
6
7
2
Output Status Signals
Reset/Power Down Signals
T