Altera Corporation
3–143
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Figure 3–69
shows the value
4
in the
logical_channel_address[]
signal as an example. The ALT2GXB_RECONFIG takes a maximum of
approximately 7,000
reconfig_clk
cycles to complete the AEQ write
operation.
Enable for All Channels
This option allows you to initiate the adaptive equalization operation on
all the active channels connected to the same dynamic reconfiguration
controller. The method to initiate the AEQ operation for all channels is
similar to
“Enable for a Single Channel” on page 3–142
. Set the
reconfig_mode_sel[3:0]
to
1000
and assert the
write_all
signal
for one
reconfig_clk
cycle, as shown in
Figure 3–70
.
Figure 3–70. AEQ Write Timing Diagram on All Active Channels
The dynamic reconfiguration controller initiates the write transaction for
all the active channels starting with the lowest logical channel that has the
AEQ feature enabled. For example, assume that you have three channels
connected to a dynamic reconfiguration controller with logical address
values of
0
,
4
, and
8
, respectively. If the logical channels
4
and
8
have the
AEQ feature enabled, when you use this option, the
ALT2GXB_RECONFIG starts the AEQ write operation from logical
address value of
8
.
The ALT2GXB_RECONFIG de-asserts the
busy
signal after the write
transaction is completed for all active channels. The number of
reconfig_clk
cycles required to complete the AEQ write operation in
this mode is approximately 7,000 multiplied by the number of active
channels.
write_all
reconfig_mode_sel[3:0]
busy
1000
ALT2GXB_RECONFIG indicates
the completion of the
write transaction on all
active channels