Altera Corporation
2–147
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–110
shows the data path in this mode.
Figure 2–110. Basic Single-Width Mode with ×4 Clocking
The transmitter data path consists of a 16-bit PLD-transceiver interface,
transmitter phase compensation FIFO, 16:8-bit byte serializer, and 8:1
serializer.
The receiver data path consists of the clock recovery unit (CRU), 1:8
deserializer, bit-slip word aligner, 8:16 byte deserializer, receiver phase
compensation FIFO, and 16-bit Transceiver-PLD interface.
Transceiver Placement Limitations
If one or more channels in a transceiver block are configured to Basic
single-width mode with ×4 clocking option enabled, the remaining
channels in that transceiver block must either have the same
configuration or must be unused. All used channels within a transceiver
block configured to this mode must also run at the same data rate. All
channels within the transceiver block configured to this mode must be
instantiated using the same ALT2GXB MegaWizard instance.
Transmitter Digital Logic
Receiver Digital Logic
Analog Receiver and
Transmitter Logic
FPGA
Logic
Array
TX Phase
Compensation
FIFO
RX Phase
Compen-
sation
FIFO
Byte
Serializer
8B/10B
Encoder
Serializer
Clock
Recovery
Unit
Word
Aligner
Deskew
FIFO
8B/10B
Decoder
Byte
De-
serializer
Byte
Ordering
Rate
Match
FIFO
De-
serializer