Altera Corporation
3–101
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Dynamic Reconfiguration
Figure 3–46. Transceiver Channel Default Configuration
Consider that you intend to switch to the following two modes:
mode1:
■
Full-duplex channel with the main TXPLL configured to 6.25 Gbps
data using a 156.25 MHz reference clock. Assume that the
logical tx pll is set to
0
for the main TXPLL.
■
Rate matcher is not enabled in the ALT2GXB megafunction.
■
The alternate TXPLL is configured to 2.5 Gbps using a 125 MHz
reference clock.
mode2:
■
Full-duplex channel with the main TXPLL configured to 5 Gbps data
using a 156.25 MHz reference clock. Assume that the logical tx pll is
set to
0
for the main TXPLL.
■
Rate matcher is enabled in the ALT2GXB megafunction.
■
The alternate TXPLL is configured to 2.5 Gbps using a 125 MHz
reference clock.
Consider that the MIF is generated for mode1 and mode2. (Details on the
steps to generate the MIF are covered later in this section. The intent of
this example is to show how the functional blocks are reconfigured based
on the feature used).
/1
pll_inclk_rx_cruclk[1]
156.25 MHz
125 MHz
pll_inclk_rx_cruclk[0]
Clock Multiplier Unit
5 Gbps
LOGICAL
TXPLL0
2.5 Gbps
LOGICAL
TXPLL1
clock
MUX
clock
MUX
Full Duplex Transceiver Channel
TX CHANNEL
RX CHANNEL
5 Gbps
d analog logic
LOCAL
DIVIDER
Logical
TX PLL
Select
clock
MUX
5 Gbps
RX PLL
5 Gbps
d analog logic