3–24
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and PMA Controls Reconfiguration
5. Data rate switch - write operation without input port:
•
The
rate_switch_ctrl
input port is not used
•
reconfig_mode_sel
port is set to
4
(if other
reconfiguration mode options are selected in the
Reconfiguration settings
tab)
•
write_all
is asserted
6. Data rate switch - read operation without output port:
•
The
rate_switch_out
output port is not used
•
reconfig_mode_sel
port is set to
4
(if other
reconfiguration mode options are selected in the
Reconfiguration settings
tab)
•
read
is asserted
7. Adaptive Equalization - read operation:
•
reconfig_mode_sel
input port is set to
7
,
8
,
9
, or
10
•
read
signal is asserted
●
Enable self recovery
option—When this option is selected, the
dynamic reconfiguration controller waits for a pre-defined
number of
reconfig_clk
cycles based on the operation
selected. If the
busy
signal does not go low within the
pre-defined number of clock cycles, it asserts the
error
signal
for two
reconfig_clk
cycles.
Example for Using Logical Channel Address to Perform Channel
Reconfiguration
The dynamic reconfiguration controller provides an output port called
logical_channel_address
. This port is required for the channel
reconfiguration and Channel and CMU PLL reconfiguration features to
specify the logical transceiver channel that is to be reconfigured. The
logical_channel_address
value depends on how the ALT2GXB is
instantiated in the design. In this section, the different ways of setting up
the ALT2GXB instantiation and the corresponding
logical_channel_address
values for these transceiver channels are
shown.