3–140
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Adaptive Equalization (AEQ)
with
logical_channel_address
value of
0
.
Figure 3–67
shows the
connections between multiple ALT2GXB instances and the dynamic
reconfiguration controller.
Figure 3–67. Interface Connection Between the ALT2GXB and the ALT2GXB_RECONFIG Instance
The
fixedclk
port provides the clock input to run the AEQ hardware.
The range of the input clock frequency to the
fixedclk
port should be
between 2.5 MHz and 125 MHz. To save clock routing resources, you can
use the same clock pin to provide input clocks for the
fixedclk
and
reconfig_clk
ports.
1
When the transceiver channel is configured for PCI-Express
(PIPE) protocol, the
fixedclk
is used to operate the receiver
detect circuitry. In this protocol mode,
fixedclk
requires a
fixed 125 MHz input clock frequency. The AEQ feature is not
available in PCI-Express (PIPE) protocol mode.
ALT2GXB_
RECONFIG
aeq_togxb[7:0]
aeq_fromgxb[11:0]
aeq_fromgxb[5:0]
aeq_togxb[3:0]
aeq_togxb[7:4]
aeq_fromgxb[11:6]
ALT2GXB Instance 0
starting channel number=0
ALT2GXB Instance 1
starting channel number=4