2–232
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Document Revision History
Updated:
●
“Reverse Serial Pre-CDR Loopback”
●
“(OIF) CEI-PHY Interface Mode”
●
“Clock Synthesis”
●
“Clock Multiplier Unit”
●
“Receiver PLL”
●
“Rate Matcher”
●
“Transmitter Bit Reversal”
●
“Receiver Common Mode”
●
“Native Modes”
●
“Basic Single-Width Mode”
●
“Basic Double-Width Mode”
●
“SONET/SDH Mode”
●
“Receiver Bit Reversal”
●
“Pattern Detector Module”
●
“Channel Clock Distribution”
●
“Low-Latency PIPE mode”
●
“Synchronization (Word Aligner)”
●
“TimeQuest Timing Analyzer”
—
Added:
●
“Referenced Documents”
●
“Serial Digital Interface (SDI) Mode”
●
“Serial RapidIO Mode”
●
“CPRI Mode”
●
“DC Coupling”
●
“Basic Single-Width Mode with x4 Clocking”
—
Added
Table 2–2
.
—
Minor text edits.
—
Table 2–55. Document Revision History (Part 2 of 6)
Date and
Document Version
Changes Made
Summary of Changes