2–212
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Built-In Self-Test Modes
Figure 2–158
shows the PRBS blocks with loopback used in the
transceiver channel.
Figure 2–158. PRBS Blocks With Loopback in Transceiver Channel
BIST in Single-Width Mode
Single-width mode supports PRBS10 pattern generation and verification.
PRBS10 in Basic mode is supported with or without serial loopback
1
The PRBS10 pattern is only available when the SERDES factor is
10 bits.
Table 2–50
shows the BIST patterns for single-width mode.
Transmitter Digital Logic
Receiver Digital Logic
Analog Receiver and
Transmitter Logic
FPGA
Logic
Array
BIST
Incremental
Generator
TX Phase
Compensation
FIFO
RX Phase
Compen-
sation
FIFO
Byte
Serializer
8B/10B
Encoder
Serializer
BIST
PRBS
Verify
Clock
Recovery
Unit
Word
Aligner
Deskew
FIFO
8B/10B
Decoder
Byte
De-
serializer
Byte
Reorder
BIST
Incremental
Verify
Rate
Match
FIFO
De-
serializer
BIST
PRBS
Generator
20
Serial
Loopback
Table 2–50. Available BIST Patterns in Single-Width Mode
Pattern
Word Aligner
Alignment Pattern
Byte Order Align
Pattern
Description
Single-Width Mode
8 Bit
10 Bit
PRBS10
10'h3FF
N/A
X
10
+ X
7
+ 1
v