3–116
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
Figure 3–60. Reconfig Clks 1 Tab
The
How many input clocks?
option in
Figure 3–60
shows the number of
input reference clocks. When you set this field to
5
, the ALT2GXB
Megawizard provides a
Reconfig Clks 2
tab to specify information about
additional clock inputs. The
What is the selected input clock source for
the Transmitter PLL and Receiver PLL?
and
What is the selected input
clock source for the alternate Transmitter PLL and Receiver PLL?
options are used to select the input clocks for the main and alternate
TXPLLs as well as the RX PLLs. The
What is the reconfig protocol driven
by clock 0?
and
What is clock 0 input frequency?
options provide the
protocol and clock frequency options for other clock sources that you
anticipate you will use in your design.
For additional information on the input clock requirements, refer to
“Clocking Enhancements and Requirements” on page 3–90
.