2–234
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Document Revision History
Added the following sections:
●
“Transmitter Phase Compensation FIFO Error
Flag”
●
“Transmitter Force Disparity”
●
“Transmitter Polarity Inversion”
●
“Transmitter Bit Reversal”
●
“Generic Receiver Polarity Inversion”
●
“Receiver Bit Reversal”
●
“Receiver Byte Reversal”
●
“PLD-Controlled Byte Ordering”
●
“Receiver Phase Compensation FIFO Error
Flag”
●
“Multiple Protocols and Data Rates in a
Transceiver Block”
●
“Low-Latency PIPE mode”
●
“Design Flow”
—
Added PLD Interface Clock Resources section,
including:
●
Tables 2–21 through 2–26.
—
Updated Tables 2–1, 2–9, 2–45.
—
Updated content from “Transmitter Modules”
through “Byte Serializer”.
—
Updated and moved PLD transceiver information to
“Receiver Phase Compensation FIFO Error Flag”.
—
Sections modified:
●
“Receiver Detect”
●
“Reverse Serial Loopback”
●
“Signal Threshold Detection Circuit”
●
“Parallel Loopback”
●
“Clock Synthesis”
●
“Double-Width Mode”
●
“Inter-Transceiver Line Routing”
●
“Serial Loopback”
●
“Loopback Modes”
●
“BIST in Single-Width Mode”
●
“BIST in Double-Width Mode”
●
“Transmitter Buffer”
●
“Transmitter PLL Block”
●
“Transmitter PLL Bandwidth Setting”
●
“Transmitter Polarity Inversion”
—
Table 2–55. Document Revision History (Part 4 of 6)
Date and
Document Version
Changes Made
Summary of Changes