3–10
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Dynamic Reconfiguration Controller Architecture
Analog Settings Control/Status Signals
tx_vodctrl
Input
Optional transmit buffer voltage output differential (V
OD
)
control signal. It is 3-bits per channel. The number of
settings varies based on the transmit buffer supply setting
and the termination resistor setting in ALT2GXB instance.
The following shows the V
OD
values corresponding to the
tx_vodctrl
settings for 100-
Ω
termination. For V
OD
values corresponding to other termination settings, refer
to
Table 2–8
.
tx_vodctrl
V
OD
(mV)
V
OD
(mV)
for
1.5V
V
CCH
for 1.2V V
CCH
000
N/A
N/A
001
400
320
010 600
480
011
800
640
100
1000
800
101
1200
960
110
1400
N/A
111
N/A N/A
tx_preemp_0t
(1)
Input
Optional pre-emphasis control for pre-tap for the transmit
buffer. It is 4-bits per channel. This signal controls both
pre-emphasis positive and its inversion.
0 represents 0
1–7 represents -7 to -1
9–15 represents 1 to 7
8 maps to 0
tx_preemp_1t
(1)
Input
Optional pre-emphasis control for first post tap for the
transmit buffer. It is 4-bits per channel.
tx_preemp_2t
(1)
Input
Optional pre-emphasis control for second post-tap for the
transmit buffer. It is 4-bits per channel. This signal controls
both pre-emphasis positive and its inversion.
0 represents 0
1–7 represents -7 to -1
9–15 represents 1 to 7
8 maps to 0
rx_eqctrl
Input
Optional equalization control signal on the receive side of
the PMA. It is a 4-bit bus per each channel.
Table 3–2. Port List of the Dynamic Reconfiguration Controller (ALT2GXB_RECONFIG) (Part
3
of 6)
Port Name
Input/Output
Description