3–96
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
selected a dedicated
refclk
pin or a clock I/O pin.
Figure 3–43
shows
the incorrect clocking scheme.
Figure 3–44
shows the correct clocking
scheme.
Figure 3–43. Incorrect Clocking Scheme to Reuse MIF
Figure 3–44. Correct Clocking Scheme for Reusing MIF
clock source
Stratix II GX Device
ALT2GXB
Instance 1
bank 13
ALT2GXB
Instance 2
bank 14
refclk0
156.25 MHz
pll_inclk_rx_
cruclk[0]
pll_inclk_rx_
cruclk[0]
156.25 MHz
refclk0
two different
clock pins
clock source
Stratix II GX Device
ALT2GXB
Instance 1
bank 13
ALT2GXB
Instance 2
bank 14
refclk0
156.25 MHz
pll_inclk_rx_
cruclk[0]
pll_inclk_rx_
cruclk[0]
IQ Lines or Global Clock Network