Altera Corporation
2–149
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–113
shows the recommended clocking for 12 transceiver
channels across transceiver banks 13, 14, and 15 in the EP2SGX90EF1152
device.
Figure 2–113. Clocking Recommendations to Minimize Transmitter
Channel-To-Channel Skew
Basic Double-Width Mode
Use Basic double-width mode for custom protocols that are not part of the
pre-defined supported protocols, for example, PIPE. With some
restrictions, the following PCS blocks are available:
■
Transmitter phase compensation FIFO buffer
■
Transmitter byte serializer
Inter-transceiver
block (IQ) clock
Bank13
Four Channels in
Basic x4 clocking
mode
pll_inclk
pll_inclk
Bank14
Four Channels in
Basic x4 clocking
mode
Bank15
Four Channels in
Basic x4 clocking
mode
pll_inclk
Inter-transceiver
block (IQ) clock
REFCLK_B14