Altera Corporation
2–9
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
1
This chapter uses “transceiver block number” and
“transceiver bank number” interchangeably.
Table 2–2
maps transceiver block number to the Stratix II GX
transceiver bank number.
Transmitter
Modules
This section describes the Stratix II GX transceiver’s transmitter path.
This section describes the following modules:
■
Clock multiplier unit (CMU)
■
Transmitter phase compensation FIFO buffer
■
Byte deserializer
■
8B/10B encoder
■
Serializer
■
Transmitter buffer
Clock Multiplier Unit
The CMU in Stratix II GX devices takes the reference clock from either the
PLD or the dedicated reference clock inputs (
refclk0
and
refclk1
)
and synthesizes the clocks that are used for the transmitter logic,
serializer, receiver PLL reference clock, and PLD clocks.
Each transceiver block has its own CMU block that is further divided into
three CMU sub blocks:
■
Transmitter PLL block
■
Central clock divider block
■
Transmitter local clock divider block
The transmitter PLL block and central clock divider blocks are located in
the central block of the transceiver block. A transmitter local clock divider
block is located in each transmitter of the transceiver block. Each
transceiver block has a dedicated CMU block and two dedicated
reference clock inputs that feed the CMU (refer to
Figure 2–2
).
Table 2–2. Transceiver Block Number to Transceiver Bank Number Mapping
Transceiver Block Number
Transceiver Bank Number
0
13
1
14
2
15
3
16
4
17