3–52
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and PMA Controls Reconfiguration
Figure 3–29. Option 3: rxclk_out—Receive Core Clocking
PLD Data Path Interface
For successful channel reconfiguration, you need to set up the following
two system design aspects in the ALT2GXB MegaWizard:
■
Transceiver and core clocking
■
PLD data path interface
Transceiver and core clocking has been explained in detail in the
preceding sections. This section discusses the PLD data path interface.
The PLD data path interface needs to be set up when dynamic
reconfiguration involves the following:
■
Mode switches involving PLD data width changes
■
Mode switches involving enabling and disabling of PCS blocks or
features (for example, CME features) in a transceiver channel
In the ALT2GXB instance’s reconfiguration section, the PLD data path
interface can be set up through two subsections:
■
Channel Internals
■
Channel Interface
TX1
RX1
TX0
RX0
TX2
RX2
TX3
RX3
Transceiver Block