Altera Corporation
2–135
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Multiple
Protocols and
Data Rates in a
Transceiver
Block
Stratix II GX supports multiple protocols and/or data rates in a single
transceiver block. This allows for better utilization of the channels and
power savings. There can be up to four independent data rates supported
and up to two separate frequencies for the TX channels and up to four
separate frequencies for the RX channels within a single transceiver
block.
On the TX side, the TX local dividers and the two TXPLLs in the central
block can be used together or separately to achieve multiple data rates
and/or protocols in a transceiver block. Refer to
“Transmitter Local Clock
Divider Block” on page 2–16
and
“Central Clock Divider Block” on
page 2–14
for more information regarding the TX local divider blocks and
the dual TXPLL configuration.
On the RX side, it is possible to have up to four receiver channels to be of
different data rates and configurations as long as there are enough PLD
interface clocks to support the channels. Since each receiver channel
contains a dedicated RXPLL, there are no data rate or configuration
restrictions.
Bank15
Basic 4ch
pll_inclk
1
0
Using one
REFCLK
pin.
rx_cruclk
4
0
Connect to
pll_inclk.
rx_clkout
4
4
To PLD fabric.
tx_clkout
4
1
To PLD fabric.
cal_blk_clk
1
1
From PLD fabric.
Bank16
Basic 4ch
pll_inclk
1
0
Using one
REFCLK
pin.
rx_cruclk
4
0
Connect to
pll_inclk.
rx_clkout
4
4
To PLD fabric.
tx_clkout
4
1
To PLD fabric.
Bank17
PCIE ×4
pll_inclk
1
0
Using one
REFCLK
pin.
rx_cruclk
4
0
Connect to
pll_inclk.
coreclkout
1
1
To PLD fabric.
fixedclk
1
1
From PLD fabric.
Region2 LRIO Clock
8/8 (or 7/8, 6/8)
Region3 LRIO Clock
5/8 (or 6/8, 7/8)
Table 2–30. Example of LRIO Clock Resource Usage (Part 2 of 2)
Clock Name
Number of
Signals in the
Transceiver
Block
LRIO Resource
Usage
Routing