Altera Corporation
2–131
October 2007
Stratix II GX Device Handbook, Volume 2
Stratix II GX Transceiver Architecture Overview
Figure 2–104. PLD-Driven Clock Feeding the Transceiver Phase Compensation FIFOs
PLD Interface Clock Resources
For the regional or global clock network to route into the transceiver, a
local route input output (LRIO) channel is required. Each LRIO clock
region has up to eight clock paths and each transceiver block has
maximum of eight clock paths for connecting with LRIO clocks. These
resources are limited and determine the number of clocks that can be used
between the PLD and transceiver blocks.
Tables 2–25
through
2–28
give
the number of LRIO resources available for Stratix II GX devices with
different numbers of transceiver blocks.
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 3
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 2
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 1
RX Phase
Comp FIFO
TX Phase
Comp FIFO
CRU
RX
TX
TX CLK
Div Block
Channel 0
refclk
To user
logic
PLD
XCVR
PLD Input pin / PLD PLL
tx_coreclk[3]
rx_coreclk[3]
tx_coreclk[2]
rx_coreclk[2]
tx_coreclk[1]
rx_coreclk[1]
tx_coreclk[0
]
rx_coreclk[0]