3–134
Altera Corporation
Stratix II GX Device Handbook, Volume 2
October 2007
Channel and Clock Multiplier Unit (CMU) PLL Reconfiguration
For the FC-2G configuration, use the TX PLL that provides FC-4G clock
frequency and divide by two with the local divider in the TX channel.
Copy the instance created for the FC-4G instance. The only change
required is in the
General
tab.
what is the data rate division factor
1
select the
rxdigitalreset
,
txdigitalreset
, and
rxanalogreset
ports
Reconfig Tab Settings
select channel interface
this is required since the three protocols
require different PLD widths (refer to
Table 3–12
)
select channel internals and enable
channel and transmitter PLL
reconfiguration
Reconfig Alt PLL Tab Setting
what is the alternate PLL reference
clock index
1
you used a logical tx pll value of
0
for
FC-4G. Therefore, this alternate index
(for example, GIGE) should be set to
1
protocol
GIGE
data rate
1.25 Gbps
clock frequency
125 MHz
Reconfig Clks 1 and Reconfig2 Tab Settings
use the same clock order as the
previous example. Refer to
Table 3–13
Table 3–18. FC-2G Protocol Settings (Part 1 of 2)
Tab Page and Option
Setting
General Tab Settings
which protocol you will be using
basic
which sub protocol you will be using
serial loopback
operation mode
receiver and Transmitter
what is deserializer block width
double
what is channel width
(8b/10b in the ALT2GXB)
Table 3–17. FC-4G Protocol Settings (Part 2 of 2)
Tab Page and Option
Setting